## CS 61C: Great Ideas in Computer Architecture

## Lecture 10: Finite State Machines, Functional Units

Instructor: Sagar Karandikar sagark@eecs.berkeley.edu

http://inst.eecs.berkeley.edu/~cs61c Berkeley EE

#### Levels of Representation/ Interpretation







## Type of Circuits

- Synchronous Digital Systems consist of two basic types of circuits:
  - Combinational Logic (CL) circuits
    - Output is a function of the inputs only, not the history of its execution
    - E.g., circuits to add A, B (ALUs)
  - Sequential Logic (SL)
    - Circuits that "remember" or store information
    - aka "State Elements"
    - E.g., memories and registers (Registers)

#### **Uses for State Elements**

- Place to store values for later re-use:
  - Register files (like \$1-\$31 in MIPS)
  - Memory (caches and main memory)
- Help control flow of information between combinational logic blocks
  - State elements hold up the movement of information at input to combinational logic blocks to allow for orderly passage

#### **Accumulator Example**

Why do we need to control the flow of information?



for 
$$(i=0; i< n; i++)$$
  
 $S = S + X_i$ 

#### Assume:

- Each X value is applied in succession, one per cycle
- After n cycles the sum is present on S

## First Try: Does this work?



#### No!

Reason #1: How to control the next iteration of the 'for' loop?

Reason #2: How do we say: 'S=0'?

We'll go through a working version in more detail today

## Model for Synchronous Systems



- Collection of Combinational Logic blocks separated by registers
- Feedback is optional
- Clock signal(s) connects only to clock input of registers
- Clock (CLK): steady square wave that synchronizes the system
- Register: several bits of state that samples on rising edge of CLK (positive edge-triggered) or falling edge (negative edge-triggered)

#### Register Internals



- n instances of a "Flip-Flop"
- Flip-flop name because the output flips and flops between 0 and 1
- D is "data input", Q is "data output"
- Also called "D-type Flip-Flop"

## Flip-Flop Operation

- Edge-triggered d-type flip-flop
  - This one is "positive edge-triggered"



 "On the rising edge of the clock, the input d is sampled and transferred to the output. At all other times, the input d is ignored."



## Flip-Flop Timing

- Edge-triggered d-type flip-flop
  - This one is "positive edge-triggered"



- "On the rising edge of the clock, the input d is sampled and transferred to the output. At all other times, the input d is ignored."
- Example waveforms (more detail):





#### Camera Analogy Timing Terms

- Want to take a portrait timing right before and after taking picture
- Set up time don't move since about to take picture (open camera shutter)
- Hold time need to hold still after shutter opens until camera shutter closes
- Time click to data time from open shutter until can see image on output (viewscreen)

#### **Hardware Timing Terms**

- Setup Time: when the input must be stable before the edge of the CLK
- Hold Time: when the input must be stable after the edge of the CLK
- "CLK-to-Q" Delay: how long it takes the output to change, measured from the edge of the CLK

#### Accumulator Timing 1/2



- Reset input to register is used to force it to all zeros (takes priority over D input).
- S<sub>i-1</sub> holds the result of the i<sup>th</sup>-1 iteration.
- Analyze circuit timing starting at the output of the register.



## Accumulator Timing 2/2



- Reset signal shown
- Also, in practice X might not arrive to the adder at the same time as S<sub>i-1</sub>
- S<sub>i</sub> temporarily is wrong, but register always captures correct value.
- In good circuits, instability never happens around rising edge of clk.



## Accumulator Logisim Demo

#### Maximum Clock Frequency

What is the maximum frequency of this circuit?



Max Delay = CLK-to-Q Delay + CL Delay + Setup Time

#### **Critical Paths**



Note: delay of 1 clock cycle from input to output. Clock period limited by propagation delay of adder/shifter. Pipelining to improve performance Timing...



- Insertion of register allows higher clock frequency.
- More outputs per second (higher bandwidth)
- But each individual result takes longer (greater latency)

#### Recap of Timing Terms

- Clock (CLK) steady square wave that synchronizes system
- Setup Time when the input must be stable <u>before</u> the rising edge of the CLK
- Hold Time when the input must be stable <u>after</u> the rising edge of the CLK
- "CLK-to-Q" Delay how long it takes the output to change, measured from the rising edge of the CLK
- Flip-flop one bit of state that samples every rising edge of the CLK (positive edge-triggered)
- Register several bits of state that samples on rising edge of CLK or on LOAD (positive edge-triggered)

#### Clickers/Peer Instruction



Clock->Q 1ns
Setup 1ns
Hold 1ns
AND delay 1ns

What is maximum clock frequency? (assume all unconnected inputs come from some register)

• A: 5 GHz

• B: 200 MHz

• C: 500 MHz

• D: 1/7 GHz

• E: 1/6 GHz

#### Administrivia

- HW2 out
  - We recommend doing this before the midterm
- Proj 2-1 out
  - Make sure you test your code on hive machines, that's where we'll grade them
  - Team registration problems? Email Jay

#### Administrivia

- Midterm this Thursday
  - In this room, at this time
  - One 8.5"x11" handwritten cheatsheet
  - We'll provide a MIPS green sheet
  - No electronics
  - Covers up to and including the 07/02 lecture
  - Review session slides posted on Piazza

## **Break**

#### Finite State Machines (FSM) Intro

 A convenient way to conceptualize computation over time

 We start at a state and given an input, we follow some edge to another (or the same) state

 The function can be represented with a "state transition diagram".

• With combinational logic and registers, any FSM can be implemented in hardware.



#### FSM Example: 3 ones...

FSM to detect the occurrence of 3 consecutive 1's in the input.



Assume state transitions are controlled by the clock: on each clock cycle the machine checks the inputs and moves to a new state and produces a new output...

#### Hardware Implementation of FSM

... Therefore a register is needed to hold the a representation of which state the machine is in. Use a unique bit pattern for each state.



Combinational logic circuit is used to implement a function maps from present state and input to next state and output.



#### **FSM Combinational Logic**

Specify CL using a truth table.



#### Truth table...

| PS | Input | NS | Output |
|----|-------|----|--------|
| 00 | 0     | 00 | 0      |
| 00 | 1     | 01 | 0      |
| 01 | 0     | 00 | 0      |
| 01 | 1     | 10 | 0      |
| 10 | 0     | 00 | 0      |
| 10 | 1     | 00 | 1      |

#### Moving between Representations

 Use this table and techniques we learned last time (and later in discussion) to transform between alternative views of same logic function



## **Building Standard Functional Units**

- Data multiplexers
- Arithmetic and Logic Unit
- Adder/Subtractor

## Data Multiplexer ("Mux") (here 2-to-1, n-bit-wide)



#### N instances of 1-bit-wide mux





$$c = \overline{s}a\overline{b} + \overline{s}ab + s\overline{a}b + sab$$

$$= \overline{s}(a\overline{b} + ab) + s(\overline{a}b + ab)$$

$$= \overline{s}(a(\overline{b} + b)) + s((\overline{a} + a)b)$$

$$= \overline{s}(a(1) + s((1)b))$$

$$= \overline{s}a + sb$$

#### How do we build a 1-bit-wide mux?



## 4-to-1 multiplexer?

How many rows in TT? abcd

$$e = \overline{s_1}\overline{s_0}a + \overline{s_1}s_0b + s_1\overline{s_0}c + s_1s_0d$$

#### Another way to build 4-1 mux?



## **Arithmetic and Logic Unit**

- Most processors contain a special logic block called the "Arithmetic and Logic Unit" (ALU)
- We'll show you an easy one that does ADD, SUB, bitwise AND, bitwise OR



when S=00, R=A+B when S=01, R=A-B when S=10, R=A AND B when S=11, R=A OR B

## Our simple ALU



#### Clicker Question

Convert the truth table to a boolean expression using <u>sum of products</u> (no need to simplify):

A: 
$$F = xy + x(^{\sim}y)$$

B: 
$$F = xy + (^x)y + (^x)(^y)$$

C: 
$$F = xy + (^x)y$$

D: 
$$F = (^x)y + x(^y)$$

| X | y | F(x,y) |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

In the News:
Microsoft, Google
beat Humans at
Image Recognition
(EE Times)



- On ImageNet benchmark image database, systems from Microsoft and Google performed better than humans at recognizing images
- Both companies used deep artificial neural networks to train on image database
- NVIDIA is a sponsor of the annual ImageNet Challenge, and supplies access to arrays of its graphic processing units (GPUs) to all contestants. Microsoft did use Nvidia GPUs, but bought and configured their own supercomputer using them to simulate parametric rectified linear neural units to become the "1st to beat a human" at image classification.

## **Break**

#### How to design Adder/Subtractor?

 Truth-table, then determine canonical form, then minimize and implement as we've seen before  Look at breaking the problem down into smaller pieces that we can cascade or hierarchically layer

## Adder/Subtractor – One-bit adder LSB...

| $a_0$ | $b_0$ | $\mathbf{s}_0$ | $c_1$ |
|-------|-------|----------------|-------|
| 0     | 0     | 0              | 0     |
| 0     | 1     | 1              | 0     |
| 1     | 0     | 1              | 0     |
| 1     | 1     | 0              | 1     |

$$s_0 = c_1 = c_1 = c_1$$

# Adder/Subtractor – One-bit adder (1/2)... $a_i$ $b_i$ $c_i$ $| s_i$ $c_{i+1}$

|   |            |                |       |       |   |   | $ \sigma_{i}$ |   |   | $-\iota_{l+1}$ |
|---|------------|----------------|-------|-------|---|---|---------------|---|---|----------------|
|   |            |                |       |       |   | 0 | 0             | 0 | 0 | 0              |
|   |            |                |       | ] _   |   | 0 | 0             | 1 | 1 | 0              |
|   | $a_3$      |                | $a_1$ | $a_0$ |   | 0 | 1             | 0 | 1 | 0              |
| + | $b_3$      | $b_2$          | $b_1$ | $b_0$ |   | 0 | 1             | 1 | 0 | 1              |
|   | <b>S</b> 3 | $\mathbf{s}_2$ | $s_1$ | $s_0$ | - |   |               | 0 | 1 | 0              |
|   | 3          | 2              |       |       |   | 1 | 0             | 1 | 0 | 1              |
|   |            |                |       |       |   | 1 | 1             | 0 | 0 | 1              |
|   |            |                |       |       |   | 1 | 1             | 1 | 1 | 1              |
|   |            |                |       |       |   |   |               |   |   |                |

$$s_i = c_{i+1} =$$

#### Adder/Subtractor – One-bit adder (2/2)





$$s_i = XOR(a_i, b_i, c_i)$$
  
 $c_{i+1} = MAJ(a_i, b_i, c_i) = a_i b_i + a_i c_i + b_i c_i$ 

#### N 1-bit adders ⇒ 1 N-bit adder



What about overflow? Overflow =  $c_n$ ?

#### **Extremely Clever Subtractor**



## Clicker Question pt. 2

Convert the truth table to a boolean expression using product of sums (no need to simplify):

A: 
$$F = (x+y)(^x+y)$$

B: 
$$F = (x+y)(^x+^y)$$

C: 
$$F = (^x+y)(x+y)(^x+^y)$$

D: 
$$F = (^x+^y)(^x+y)(x+^y)(x+y)$$

| X | y | F(x,y) |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

#### In Conclusion

- Finite State Machines have clocked state elements plus combinational logic to describe transition between states
- Standard combinational functional unit blocks built hierarchically from subcomponents
- Tomorrow: We'll build a CPU